# A2-01 Further Sequential Logic Systems

Revision Sheet

This topic only contains Synchronous counters.

#### 1 Introduction

Synchronous counters based on D flip-flops differ from ripple counters and dedicated synchronous counters as they can produce any sequence of output signals, where as ripple counters can only count up or down in binary; the clock signals are connected together and so receive clock pulses at exactly the same time and the logic gates generate appropriate signals at the data inputs of each stage.



# 2 Designing a Synchronous Counter

#### 2.1 Step 1

Formalise the required sequence of output states. In this example, it will be shown as a truth table. In a truth table, on the same line as the current binary sequence, also show the next binary sequence.

| Puise  | Outputs    |   |            | inputs generated |                |                |
|--------|------------|---|------------|------------------|----------------|----------------|
| number | C (m.s.b.) | В | A (l.s.b.) | Dc               | D <sub>B</sub> | D <sub>A</sub> |
| 0      | 0          | 0 | 0          | 0                | 0              | 1              |
| 1      | 0          | 0 | 1          | 0                | 1              | 0              |
| 2      | 0          | 1 | 0          | 0                | 1              | 1              |
| 3      | 0          | 1 | 1          | 1                | 0              | 0              |
| 4      | 1          | 0 | 0          | 1                | 0              | 1              |
| 5      | 1          | 0 | 1          | 1                | 1              | 0              |
| 6      | 1          | 1 | 0          | 1                | 1              | 1              |
| 7      | 1          | 1 | 1          | 0                | 0              | 0              |

#### 2.2 Step 2

This step is to derive boolean logic expressions for each of the inputs to the flip flops. In this example, they are as follows.

$$D_C = C \cdot \bar{B} + B \cdot (C \bigoplus A)$$
  
$$D_B = D \bigoplus A$$

$$D_A = \bar{A}$$

### 2.3 Step 3

We can then draw the circuit diagram of the counter.



## 3 Other Parts to design

In the example above, there were a number of stages which weren't covered. These include

### 3.1 State Diagrams

This is a state diagram. It shows how each of the states progress from one to another.



#### 3.2 Don't care states

Don't care states are states which aren't used in the main sequence. We can use this to our advantage because they can be used when simplifying the boolean expression to make the expression as simple as possible. They are written in as 'X' and can be treated as a '1' or '0' depending on the best place to group bits together on a Karnaugh Map.

#### 4 Stuck states

Sometimes, when designing a synchronous counter, there are states which don't feed into the main states loop. These might form a smaller loop off to the side. They are called stuck states and are bad.

